# PROJEK DEVICES

PSRDA3.3-4 thru PSRDA15-4

### STEERING DIODE/ TVS ARRAY COMBO

### **APPLICATIONS**

- ✓ Ethernet 10/100 Base T
- ✓ Computer I/O Ports SCSI, FireWire & USB
- ✓ Set-Top Box Protection
- ✓ Video Card

### **IEC COMPATIBILITY** (EN61000-4)

- ✓ 61000-4-4 (EFT): 40A 5/50ns
- ✓ 61000-4-5 (Surge): 24A, 8/20µs Level 2(Line-Gnd) & Level 3(Line-Line)

### **FEATURES**

- ✓ 500 Watts Peak Pulse Power per Line (tp=8/20µs)
- ✓ Unidirectional Configuration
- ✔ Available in 4 Voltage Types: 3.3V to 15V
- ✔ Protects Up to Four (4) I/O Ports
- ✓ ESD Protection > 40 kilovolts
- ✓ Low Capacitance: 15pF
- ✔ RoHS Compliant

### **MECHANICAL CHARACTERISTICS**

- ✓ Molded JEDEC SO-8
- ✓ Weight 70 milligrams (Approximate)
- ✓ Available in Lead-Free Pure-Tin Plating(Annealed)
- ✓ Solder Reflow Temperature:
  - Pure-Tin Sn, 100: 260-270°C
- ✓ Consult Factory for Leaded Device Availability
- ✓ Flammability Rating UL 94V-0
- ✓ 12mm Tape and Reel Per EIA Standard 481
- ✓ Marking: Marking Code, Logo, Date Code & Pin One Defined By Dot on Top of Package

### **PIN CONFIGURATION**





### DEVICE CHARACTERISTICS

| MAXIMUM RATINGS @ 25°C Unless Otherwise Specified     |                  |            |       |  |  |  |  |  |
|-------------------------------------------------------|------------------|------------|-------|--|--|--|--|--|
| PARAMETER                                             | SYMBOL           | VALUE      | UNITS |  |  |  |  |  |
| Peak Pulse Power ( $t_p = 8/20\mu s$ ) - See Figure 1 | P <sub>PP</sub>  | 500        | Watts |  |  |  |  |  |
| Operating Temperature                                 | T <sub>L</sub>   | -55 to 150 | °C    |  |  |  |  |  |
| Storage Temperature                                   | T <sub>STG</sub> | -55 to 150 | °C    |  |  |  |  |  |
| Maximum Forward Voltage @ 100mA (See Note 1)          | V <sub>F</sub>   | 1.1        | Volts |  |  |  |  |  |

Note 1: Measured between pins 8 or 5 to 1, 2, 3, 4, 6 and 7.

| ELECTRICAL CHARACTERISTICS PER LINE @ 25°C Unless Otherwise Specified |                          |                               |                                     |                                                  |                                                                  |                                          |                                                          |  |  |
|-----------------------------------------------------------------------|--------------------------|-------------------------------|-------------------------------------|--------------------------------------------------|------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------|--|--|
| PART<br>NUMBER                                                        | DEVICE<br>MARKING        | RATED<br>STAND-OFF<br>VOLTAGE | MINIMUM<br>BREAKDOWN<br>VOLTAGE     | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2)   | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2)                   | MAXIMUM<br>LEAKAGE<br>CURRENT            | MAXIMUM<br>CAPACITANCE<br>(See Note 1)<br>(See Figure 5) |  |  |
|                                                                       |                          | V <sub>WM</sub><br>VOLTS      | @ 1mA<br>V <sub>(BR)</sub><br>VOLTS | @ I <sub>P</sub> = 1A<br>V <sub>C</sub><br>VOLTS | @ 8/20μs<br>V <sub>c</sub> @ I <sub>PP</sub>                     | @V <sub>wм</sub><br>I <sub>D</sub><br>μΑ | @0V, 1 MHz<br>C <sub>j(SD)</sub><br>pF                   |  |  |
| PSRDA3.3-4<br>PSRDA05-4<br>PSRDA12-4<br>PSRDA15-4                     | PRA<br>PRB<br>PRD<br>PRE | 3.3<br>5.0<br>12.0<br>15.0    | 4.0<br>6.0<br>13.3<br>16.7          | 6.5<br>9.8<br>19.0<br>24.0                       | 10.9V @ 43.0A<br>13.5V @ 42.0A<br>25.9V @ 21.0A<br>30.0V @ 17.0A | 125<br>20<br>1<br>1                      | 15<br>15<br>15<br>15                                     |  |  |

Note 1: Capacitance measured at  $V_{WM} = V_{CC}$  connected between I/O pins to pin 8 and 5 (Gnd).  $V_R = V_{WM}$  @ 1MHz. As shown in Figure 5, REF1 is connected to ground, REF2 is connected to  $+V_{CC}$ , and input applies to  $V_{CC} = 5V$ ,  $V_{sign} = mV$ , F = 1 MHz.





## PSRDA3.3-4 thru PSRDA15-4

### GRAPHS





ESD Test Pulse: 8 kilovolt, 1/30ns (waveshape)

### FIGURE 5 INPUT CAPACITANCE CIRCUIT





### FIGURE 7 INSERTION LOSS - PSRDA12-4





### APPLICATION NOTE

The PSRDAxx-4 Series are low capacitance, unidirectional TVS arrays that are designed to protect I/O or high speed data lines from the damaging effects of ESD or EFT. This product series has a surge capability of 500 Watts  $P_{pp}$  per line for an 8/20 $\mu$ s waveshape and offers ESD protection > 40kV.

### **DIFFERENTIAL-MODE CONFIGURATION (Figure 1)**

Ideal for use in USB applications, the PSRDAxx-4 Series provides up to four (4) lines of protection in a differential-mode configuration as depicted in Figure 1.

Circuit connectivity is as follows:

- ✔ Pins 1, 4, 6 and 7 are connected to the data lines.
- Pins 5 and 8 are connected to ground.
- ✔ Pins 2 and 3 are connected to the databus.

#### **DIFFERENTIAL-MODE CONFIGURATION (Figure 2)**

The PSRDAxx-4 Series also provides up to four (4) lines of protection in a differential-mode configuration as depicted in Figure 2 for T1/E1 applications.

Circuit connectivity is as follows:

- Pins 1, 4, 6 and 7 are connected to the data lines.
- ✓ Pins 5 and 8 are connected to ground.
- Pins 2 and 3 are connected to the databus.

#### CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Circuit board layout is critical for Electromagnetic Compatibility (EMC) protection. The following guidelines are recommended:

- The protection device should be placed near the input terminals or connectors, the device will divert the transient current immediately before it can be coupled into the nearby traces.
- The path length between the TVS device and the protected line should be minimized.
- All conductive loops including power and ground loops should be minimized.
- The transient current return path to ground should be kept as short as possible to reduce parasitic inductance.
- Ground planes should be used whenever possible.
   For multilayer PCBs, use ground vias.

Figure 1. Typical Differential-Mode USB Protection



Figure 2. Typical Differential-Mode T1/E1 Protection



## **PSRDA3.3-4** PSRDA15-4

### SO-8 PACKAGE OUTLINE & DIMENSIONS



COPYRIGHT © ProTek Devices 2007

SPECIFICATIONS: ProTek reserves the right to change the electrical and or mechanical characteristics described herein without notice (except JEDEC).

DESIGN CHANGES: ProTek reserves the right to discontinue product lines without notice, and that the final judgement concerning selection and specifications is the buyer's and that in furnishing engineering and technical assistance, ProTek assumes no responsibility with respect to the selection or specifications of such products.

### ProTek Devices

2929 South Fair Lane, Tempe, AZ 85282 Tel: 602-431-8101 Fax: 602-431-2288 E-Mail: sales@protekdevices.com Web Site: www.protekdevices.com